Abstract
This paper discussed the package selection and BGA signal pin assignment consideration for high-end ASIC design with over 400 SerDes (Serializer Deserializer) pairs for >10Gbps backplane interface. the ASIC package is using advanced high-performance organic build-up (BU) materials like GX13, GZ41 and thinner core in the stack-up to help reduce the package loss and improve the signal transmission on the highspeed SerDes links. for return loss and insertion loss studies, the main objectives are to investigate the core thickness, BU material properties, and routing configurations impact on the differential signaling. the design suggestions are then made at each area for performance and cost optimization. for crosstalk studies, various pin-out patterns for transmit to transmit or receive to receive signals, and transmit to receive signals, have been designed and studied to investigate signal coupling and PCB escape routing requirements. Both frequency and time domain simulations are performed to compare the signal isolation performance. the most optimized pin-out is then selected to achieve the overall required system performance. Lastly, various package substrate samples with different BU materials, core thicknesses and crosstalk structures are manufactured to validate package design performance using probe station technique. © 2012 IEEE.
Recommended Citation
J. Lim et al., "ASIC Package Design Optimization for 10 Gbps and above Backplane Serdes Links," IEEE International Symposium on Electromagnetic Compatibility, pp. 199 - 204, article no. 6351784, Institute of Electrical and Electronics Engineers, Dec 2012.
The definitive version is available at https://doi.org/10.1109/ISEMC.2012.6351784
Department(s)
Electrical and Computer Engineering
International Standard Book Number (ISBN)
978-146732061-0
International Standard Serial Number (ISSN)
2158-1118; 1077-4076
Document Type
Article - Conference proceedings
Document Version
Citation
File Type
text
Language(s)
English
Rights
© 2024 Institute of Electrical and Electronics Engineers, All rights reserved.
Publication Date
12 Dec 2012