High-Speed Energy Estimation for Delay-Insensitive Circuits
Abstract
With increasingly smaller feature sizes and higher on-chip densities, the power dissipation of VLSI systems has become a primary concern for designers. This paper presents a fast and efficient energy estimation approach for delay-insensitive (DI) systems, based on gate-level switching. the approach has been automated and works with standard industrial design tool suites, such as Mentor Graphics and Synopsys. the method is applied to the NULL Convention Logic (NCL) DI paradigm, and is tested on a number of different NCL multiplier architectures. the results from the developed gate-level switching method are compared to those from transistor-level simulation, showing that the method developed herein produces results more than 1000 times as fast, that fall within the result range obtained by two different industry-standard transistor-level simulators, for the tested designs. This method is extremely useful for quickly determining how architecture changes will affect energy usage.
Recommended Citation
B. Bhaskaran et al., "High-Speed Energy Estimation for Delay-Insensitive Circuits," Proceedings of the 2005 International Conference on Computer Design, CDES'05, pp. 35 - 41, Institute of Electrical and Electronics Engineers Computer Society, Dec 2005.
Department(s)
Electrical and Computer Engineering
Keywords and Phrases
Asynchronous circuits; Delay-insensitive circuits; Energy; NULL Convention Logic (NCL); Power
International Standard Book Number (ISBN)
978-193241554-4
Document Type
Article - Conference proceedings
Document Version
Citation
File Type
text
Language(s)
English
Rights
© 2024 Institute of Electrical and Electronics Engineers Computer Society, All rights reserved.
Publication Date
01 Dec 2005