Development of Board Level Simulation Models of Complex Standard Components

Abstract

VHDL is rapidly becoming the design language of choice for ASIC design courses which make use of logic synthesis tools. It is often desirable to simulate student designs embedded in a more complete system which may be composed of a microprocessor, RAM, ROM and other standard components as well as the student's ASIC. A bus functional model is more efficient than an equivalent gate level model and is an attractive alternative for system level simulation. This paper details the development of bus functional VHDL models for a system containing a digital signal processor (ADSP-21020), SRAMs (IDT71024), an FPGA used as an SBus interface (XC4013), and two FPGAs that are user reconfigurable (XC4010). The system is a reconfigurable coprocessor board (Chameleon Coprocessor) under development for the Sun workstation.

Department(s)

Electrical and Computer Engineering

Document Type

Article - Conference proceedings

Document Version

Citation

File Type

text

Language(s)

English

Rights

© 2024 The Authors, All rights reserved.

Publication Date

01 Dec 1996

This document is currently not available here.

Share

 
COinS