Jitter Analysis of PWM Scheme in High Speed Serial Link

Rui Tang
Yong-Bin Kim
Minsu Choi

Missouri University of Science and Technology, choim@mst.edu

Fabrizio Lombardi

Follow this and additional works at: http://scholarsmine.mst.edu/faculty_work

Part of the Electrical and Computer Engineering Commons

Recommended Citation
Tang, Rui; Kim, Yong-Bin; Choi, Minsu; and Lombardi, Fabrizio, "Jitter Analysis of PWM Scheme in High Speed Serial Link" (2006). Faculty Research & Creative Works. Paper 376.
http://scholarsmine.mst.edu/faculty_work/376

This Article - Conference proceedings is brought to you for free and open access by Scholars' Mine. It has been accepted for inclusion in Faculty Research & Creative Works by an authorized administrator of Scholars' Mine. For more information, please contact weaverjr@mst.edu.
Jitter Analysis of PWM Scheme in High Speed Serial Link

Rui Tang\textsuperscript{1}, Yong-Bin Kim\textsuperscript{1}, Minsu Choi\textsuperscript{2}, Fabrizio Lombardi\textsuperscript{1}

\textsuperscript{1}Department of Electrical and Computer Engineering, Northeastern University, Boston, MA 02115
\textsuperscript{2}Department of Electrical and Computer Engineering, University of Missouri-Rolla, Rolla, MO 65409

Phone: +1 617-4130163, Fax: +1 617-3738970, E–mail: rtang@ece.neu.edu, ybk@ece.neu.edu, lombardi@ece.neu.edu.

\textsuperscript{1}Phone: +1 573-3414524, Fax: +1 573-3414532, E–mail: choim@umr.edu.

\textsuperscript{2}

Abstract – This paper presents a jitter analysis method for PWM (pulse width modulation) scheme in high-speed serial links. The data rate of PWM with N different pulse widths (PWM-N) scheme is $(\log_2 N) \times$ (symbol rate). However it increases the timing jitter of the transmitted signal. The timing jitter is determined by the pulse widths of PWM symbols and the characteristics of the communication channel. The analysis of the first-order systems and the second-order systems demonstrates that data dependent jitter (DDJ) strongly depends on the $-3\text{dB}$ frequency and the damping ratio of the systems. The proposed jitter analysis method makes it possible to determine the pulse width of PWM symbols with the known characteristics of the channel.

Keywords – jitter, high-speed serial link, pulse width modulation.

I. INTRODUCTION

Along with the increasing processing speed of digital systems, the demands for the high speed data communication between systems are also increased. However, the serial interface between different digital systems/blocks, so called digital communication channels, are bandwidth-limited, and the bandwidth-limited channel injects the timing jitter. Timing jitter is composed of random jitter (RJ) and deterministic jitter (DJ)[1][3]. Depending on the noise sources, DJ is classified into several categories such as data dependent jitter (DDJ), periodic jitter (PJ) and bounded and uncorrelated jitter (BUJ). DDJ is a form of jitter caused by the characteristics of the channel environment and the previous transmitted data. Pulse width modulation (PWM) is one form of modulation schemes, which is mostly used in high-speed memory systems[6]. The major advantage of PWM scheme is that it ensures one rising edge during each clock cycle, and the clock signal is embedded in the PWM-encoded signal. Therefore, in receiver end, it is easier to recover the clock from the PWM signal than the traditional non-return to zero (NRZ) data. The clock/data recovery (CDR) circuits can be replaced by a conventional phase-locked loop (PLL), which simplifies the design of the transceiver. In this paper, jitter analysis in high-speed serial links based on PWM modulation scheme is presented along with simulation results to validate the theoretical estimation.

II. JITTER ANALYSIS

A. PWM and NRZ

For the traditional NRZ data shown in Fig 1(a), if the data width is assumed to be 1UI(unit interval), the data rate is $\frac{1}{1\text{UI}}$bps and the clock frequency is $\frac{1}{1\text{UI}}$Hz. PWM-4 scheme shown in Fig 1(b) can double the data rate of the NRZ signal. However the pulse-width of each PWM symbol significantly affects DDJ. The pulse width of every PWM symbol can be represented as:

$$\text{Pulsewidth} = t_b + M \times t_d, M = 1, 2, 3, \ldots, 2^N, \quad (1)$$

where N is the number of bits represented by every symbol, $t_b$ is the basic pulse width and $t_d$ is unit pulse width as shown in Fig. 1(b). $t_b$ and $t_d$ are given by $t_b = i \times \delta$ and $t_d = j \times \delta$ respectively, where $i$ and $j$ are integers and $\delta$ is the minimum phase shift (the delay of the inverter) that the specific semiconductor technology can accomplish. The entire communication channel can be divided into several individual blocks, and each block can be approximated with a first-order or a second-order system. Therefore, the jitter analysis based on the first-order/second-order system provides a good prediction of the jitter characteristics for the transmitted signals.

B. First-Order Response

Based on the close-form solution from [2], the threshold crossing time of the received NRZ data in the first-order system is given by:

$$t_c = \alpha \cdot \ln\left[\frac{-a_0 + \sum_{n=-\infty}^{-1} a_n [\alpha^{-(n+1)} - \alpha^{-n}]}{v_{th} - a_0}\right], \quad (2)$$

where $v_{th}$ is the voltage threshold of the receiver end and $a_n$ is the transmitted binary value. $\alpha = e^{-T/\tau}$ represents the ratio...
between the symbol rate of the system and the bandwidth of the first-order system. For NRZ data, \( T = 1UI \) and \( \tau = \frac{1}{2\pi f} \), where \( f \) is the bandwidth of this low-pass system. Therefore, the timing jitter comes from the difference of the fastest edge and the slowest edge. In the clock/data recovery circuits, the rising edge is compared with the rising edge of the local clock to recover the clock of the transmitted signal. Therefore, the timing jitter of the rising edge needs to be carefully considered. The slowest rising edge has the data pattern: ...0000001 (pattern 1: \( a_0 = 1 \)) and the fastest rising edge has the data pattern: .....1111101(pattern 2: \( a_0 = 1 \)). Therefore,

\[
t_c(pattern1) = \frac{\tau \ln 2}{1 - 2\alpha}, \quad t_c(pattern2) = \frac{\tau \ln 2}{1 - \alpha - \alpha^n},
\]

\[
DDJ_1 = \Delta t_c = t_c(pattern1) - t_c(pattern2),
\]

\[
= \lim_{\tau \to \infty} \tau \ln \frac{1}{1 - \alpha + \alpha^n} = \tau \ln \frac{1}{1 - \alpha}.
\]

For PWM symbols, if the channel is approximated with a first-order system, the received pulse responses are obtained as:

\[
g(t) = \begin{cases} 
0, & t < 0 \\
1 - e^{\frac{\tau}{T_w}}, & 0 < t < T_w \\
\frac{T_w}{1-e^{-\frac{\tau}{T_w}}}, & T_w < t
\end{cases}
\]

where \( T_w \) is the pulse width of the symbol. If only two previous symbols are considered to affect the rising edge of the current symbol, the voltage threshold can be estimated as:

\[
v_{th} = 1 - e^{\frac{\tau}{T}} + e^{\frac{(\tau + T - \tau)}{T_w}}(1 - e^{-\frac{T}{T_w}})
\]

\[
\text{Fig. 1. (a) NRZ data signal (b) PWM-4 signal}
\]

\[
\text{Fig. 2. The DDJ of PWM scheme}
\]

\[
+e^{-\frac{(\tau + T - \tau)}{T_w}}(1 - e^{-\frac{T}{T_w}})
\]

where \( T \) is the symbol period, \( T_w^1 \) and \( T_w^2 \) are the pulse widths of the two previous symbols, and \( t_c \) is the threshold crossing time. From equation (7), \( t_c \) is obtained by:

\[
t_c = \tau \ln \frac{1 + \alpha + \alpha^2 - \alpha^{1-w_1} - \alpha^{2-w_2}}{1 - 2\beta},
\]

where \( \alpha = e^{-\frac{\tau}{T}} \), \( w_1 = \frac{T_w^1}{T} \) and \( w_2 = \frac{T_w^2}{T} \). Equation (8) implies that \( t_c \) decreases monotonously as \( w_1 \) and \( w_2 \) increase. Therefore, the two previous symbols with smallest pulse widths cause the slowest rising edge of the current symbol while two previous symbols with largest pulse widths cause the fastest rising edge of the current symbol. DDJ comes from the threshold crossing time of the slowest rising edge and that of the fastest rising edge as shown in Fig 2. The expression of DDJ in the first-order system is obtained as following:

\[
DDJ_2 = \tau \ln \frac{1 + \alpha + \alpha^2 - \alpha^{1-w_{min}} - \alpha^{2-w_{min}}}{1 + \alpha + \alpha^2 - \alpha^{1-w_{min}} - \Delta w - \alpha^{2-w_{min}} - \Delta w},
\]

\[
= \tau \ln (1 + \frac{\alpha^{-\Delta w} - 1}{\alpha^{1-w_{min}} + \alpha^{2-w_{min}} - \alpha^{-\Delta w}}),
\]

where \( \Delta w = \frac{T_{max} - T_{min}}{T} \), \( w_{min} = \frac{T_{min}}{T} \), \( T_{max} = t_b + 2^N \times t_d \) and \( T_{min} = t_b + t_d \). Equation(9) implies that DDJ increases monotonously as \( \Delta w \) and \( w_{min} \) increase.

C. Second-Order Response

The received pulse response \( g(t) \) for the second-order systems are obtained as follows[7]:

\[
g(t) = \begin{cases} 
0, & t < 0 \\
1 - \frac{1}{\beta} e^{-\frac{\tau t}{T_w}} \sin (\omega_n t), & 0 < t < T_w \\
g(T_w)(\frac{T_w}{\beta} e^{-\frac{\tau t}{T_w}} \sin \omega_n T), & T_w < t
\end{cases}
\]

495
where $\beta = \sqrt{1 - \zeta^2}$, $\theta = \cos^{-1}\zeta$, $\zeta$ is the damping ratio and $\omega_n$ is the natural frequency of the second-order systems. Qualitatively, if $\zeta \geq 1$, systems are overdamped or critically damped. In those cases, the second-order system can be considered as the catenation of the two first-order systems. Underdamped systems ($\zeta < 1$) have complex poles that result in ringing. The ringing strengthens the impacts of the previous symbols on $t_c$ of the current symbol. The symbol patterns demonstrated for the first-order system to generate the slowest rising edge and the fastest rising edge of the current symbol can not be used for the second-order system. The symbol patterns causing the slowest $t_c$ and the fastest $t_c$ depend on the damping ratio of the systems. The first-order Taylor series is usually used to approximate the step response of the second-order system[2]:

$$g(t - nT) = g(t_0 - nT) + (t - t_0)g'(t_0 - nT)$$ \hspace{1cm} (10)

The superscript denotes the derivative. Therefore, the threshold crossing time, $t_c$, is

$$t_c = t_0 + \frac{v_{th} - g(t_0) - g(t_0 + T) - g(t_0 + 2T)}{g'(t_0) + g'(t_0 + T) + g'(t_0 + 2T)}.$$ \hspace{1cm} (11)

Since the symbol patterns causing the slowest rising edge and the fastest rising edge are unknown, there is no closed-form solution for DDJ estimation in the second-order systems. Experimental results from the next section illustrate DDJ dependence on the damping ratio and natural frequency.

### III. EXPERIMENTAL RESULTS

PWM-4 scheme (Fig. 1(b)) is used as an instance to illustrate the jitter analysis of PWM scheme. One PWM-4 symbol denotes 2-bit data. Table I shows the different combination of $t_b$ and $t_d$ (generated by different clock signal) and their corresponding DDJs in the first-order systems. The measured DDJ is close to the estimated value. The double data-rate NRZ signal (the unit interval is 500 ps and clock frequency is 1GHz) can achieve the same data rate as PWM-4 scheme. If double data-rate NRZ signal passes the same first-order low pass filter (with 1GHz $-3dB$ frequency), the estimated DDJ is around 7ps, which is close to DDJ of PWM scheme 7. For PWM symbols, the DDJ of the rising edges affects the jitter of the recovered clock at the receiver end. The accuracy of the pulse width demodulation depends on the ratio of the timing jitter of the recovered clock over the unit pulse width. So $DDJ_{ratio}$ is a good figure of merit to evaluate the choices of $t_b$ and $t_d$. It is observed in Table I that if $t_b$ and $t_d$ are smaller, DDJ is smaller. However if the pulse width of the transmitted signal is smaller, the corresponding received signal has more attenuation. And $t_d$ and $t_b$ can not be too small since they are limited by hardware. For the second-order systems, DDJ strongly depends on the damping ratio. Fig 3 shows the simulation results of DDJ versus the damping ratio for different natural frequencies. DDJ increases with the decrease of the natural frequency.

For the fixed natural frequency, DDJ has the minimum value when the damping ratio is around 0.7 - 0.9. Table II shows the different combination of $t_b$ and $t_d$ and their corresponding DDJs in the second-order systems. The conclusion for the second-order systems is different from the first-order systems. DDJ increases monotonously as $t_b$ increases, however there is no monotonous relationship between $t_d$ and DDJ. Therefore, basic pulse width $t_b$ equal to 0 is a good option for any system.

Since the high speed data communication link is a low pass channel, the pre-emphasis architecture that plays a role of high pass filter is most frequently used at the transmitter end to cancel the low pass characteristic of the communication link[5]. Therefore, the overall frequency response at the receiver side becomes uniform within the desired frequency range. In another words, it increases the bandwidth of the communication channel. It is obvious that the peak-peak DDJ decreases with the increment of the bandwidth as shown in Fig 3. Pre-emphasis architecture implemented by the symbol spaced FIR filter (SSF) can also be utilized to improve the jitter performance of the PWM signal. In real system, the electrical link can be modelled as a transmission line. With the measured or simulated S-parameter, the tap values of the FIR filter can be determined with the Matlab program developed by [4].

### IV. CONCLUSIONS

This paper presents an analytical method to estimate DDJ of PWM symbol in the low-pass communication channel. Experimental results show that the estimated DDJs of the first-order systems are close to the measured ones. There is no close-form solution for DDJ of PWM symbols in the undamped second-order systems. From the simulation results, the dependence of
DDJ on the damping ratio and the natural frequency is illustrated. If the characteristics of the communication channel are known, the pulse widths of PWM symbols can be determined and pre-emphasis architecture can be added to cancel the channel loss and decrease DDJ.

## REFERENCES


### TABLE I

<table>
<thead>
<tr>
<th>Scheme NO.</th>
<th>Clock Width (ps)</th>
<th>Unit Pulse Width (ps)</th>
<th>Measured DDJ (ps)</th>
<th>Estimated DDJ (ps)</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>5-phase clock</td>
<td>0.0</td>
<td>200.0</td>
<td>34.15</td>
</tr>
<tr>
<td>2</td>
<td>6-phase clock</td>
<td>0.0</td>
<td>166.6</td>
<td>9.40</td>
</tr>
<tr>
<td>3</td>
<td>7-phase clock</td>
<td>0.0</td>
<td>142.8</td>
<td>9.40</td>
</tr>
<tr>
<td>4</td>
<td>8-phase clock</td>
<td>0.0</td>
<td>125.0</td>
<td>9.35</td>
</tr>
<tr>
<td>5</td>
<td>250.0</td>
<td>125.0</td>
<td>33.90</td>
<td>25.40</td>
</tr>
<tr>
<td>6</td>
<td>375.0</td>
<td>125.0</td>
<td>89.85</td>
<td>41.20</td>
</tr>
</tbody>
</table>

### TABLE II

<table>
<thead>
<tr>
<th>Scheme NO.</th>
<th>Clock Width (ps)</th>
<th>Unit Pulse Width (ps)</th>
<th>Measured DDJ (ps)</th>
<th>Estimated DDJ (ps)</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>5-phase clock</td>
<td>0.0</td>
<td>200.0</td>
<td>34.15</td>
</tr>
<tr>
<td>2</td>
<td>6-phase clock</td>
<td>0.0</td>
<td>166.6</td>
<td>9.40</td>
</tr>
<tr>
<td>3</td>
<td>7-phase clock</td>
<td>0.0</td>
<td>142.8</td>
<td>9.40</td>
</tr>
<tr>
<td>4</td>
<td>8-phase clock</td>
<td>0.0</td>
<td>125.0</td>
<td>9.35</td>
</tr>
<tr>
<td>5</td>
<td>250.0</td>
<td>125.0</td>
<td>33.90</td>
<td>25.40</td>
</tr>
<tr>
<td>6</td>
<td>375.0</td>
<td>125.0</td>
<td>89.85</td>
<td>41.20</td>
</tr>
</tbody>
</table>